
Digital Design Engineer
- Boston, MA
- $90,000-135,000 per year
- Permanent
- Full-time
- Implementation of QEC decoders on hardware;
- Implementation of low-latency, high throughput data movement between cards and IPs; or
- Design of low-latency interfaces to bring data in the systems.
- 2+ years experience with state-of-the-art FPGA platforms (e.g. AMD/Xilinx MPSoCs/RFSoCs, Altera Stratix 7 or Stratix 10)
- Experience of (in either academic or industrial settings) at least one of the following:
- Customisation of RISC-V CPUs e.g. addition of new instructions and associated hardware accelerators;
- Implementation of modern classical decoders on FPGA/ASIC e.g. LDPC, turbo-codes;
- Implementation of high-speed serial communication links across multiple FPGAs, or PCIe-based communication links
- Architecture of System on Chip (SoC) solutions, with at least one CPU and custom accelerators
- Proven capability to test, debug and improve complex systems
- Capability to convert product requirements into technical specifications to document and share your work
- A curious nature and a passion for learning and continuous improvement
- Excellent communication skills with the ability to work both independently and collaboratively as part of a team
- A comprehensive benefits package that includes an annual bonus scheme, private health insurance, life insurance and a contributory retirement fund
- Equity, so that our team can share in the long-term success of Riverlane
- Generous annual leave, and enhanced family leave
- A diverse work environment that brings together experts in many fields (including software and hardware development, quantum information theory, physics and maths) and over 20 different nationalities
- A learning environment that encourages individual, team and company growth and learning, including training and conference budgets