
ASIC Implementation Engineer
- Santa Clara, CA
- Permanent
- Full-time
- Run Logic/Physical synthesis using advanced techniques to generate netlists with optimized power, performance, and area.
- Perform logic equivalency checks for blocks/chip and analyze/debug the results.
- Conduct Flat and Hierarchical clock domain crossing and collaborate with designers to analyze complex clock domain crossings.
- Execute Flat and Hierarchical reset domain crossing checks and understand reset architecture by working closely with designers.
- Perform RTL Lint and work with designers to create waivers.
- Create timing constraints for synthesis.
- Develop automation scripts and methodologies for all Front-end tools including LINT, CDC, RDC, SYN, LEC.
- Strong experience in Synthesis.
- Experience with LINT, Clock domain crossing, and reset domain crossing signoff.
- Proficiency in Logic equivalency checks.
- Knowledge of front-end ASIC flows.
- Experience in communicating across functional internal teams and vendors.
- Scripting and programming experience using Perl, TCL, Python, Cshell, and Make.
- Experience with SOC design integration and Front-end implementation.
- Knowledge of Timing/physical libraries and memories.
- Familiarity with Design Compiler, Fusion Compiler, Spyglass, Zero-in, Primetime, Formality, and Conformal LEC.